4th Gen Intel® Xeon® Processor Scalable Family
Specification Update

Rev. 006US

October 2023
Note: This document contains information on products in the design phase of development. The information here is subject to change without notice.
Do not finalize a design with this information.
You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.
No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.
This document contains information on products, services and/or processes in development.
All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.
The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.
Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visit http://www.intel.com/design/literature.htm.
Intel technologies’ features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.
Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.
Intel, the Intel logo, and Xeon are trademarks of Intel Corporation or its subsidiaries.
*Other names and brands may be claimed as the property of others.

Copyright © 2023, Intel Corporation. All rights reserved.
Figures

1. Processor Preliminary Top Side Marking (Example) ................................................................. 11
Tables

1 Component Identification via Capability Registers........................................................ 10
2 Errata Summary Table.....................................................................................................12
3 Specification Changes................................................................................................... 17
4 Specification Clarifications............................................................................................ 17
5 Documentation Changes..................................................................................................17
## Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>October 2023</td>
<td>006</td>
<td>• Added errata SPR120 to SPR122.</td>
</tr>
<tr>
<td>August 2023</td>
<td>005</td>
<td>• Added errata SPR118 to SPR119.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated errata SPR91.</td>
</tr>
<tr>
<td>July 2023</td>
<td>004</td>
<td>• Added errata SPR115 to SPR117.</td>
</tr>
<tr>
<td>May 2023</td>
<td>003</td>
<td>• Added errata SPR89 to SPR114.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated errata status for SPR44, SPR66, SPR80, and SPR81.</td>
</tr>
<tr>
<td>April 2023</td>
<td>002</td>
<td>• Added errata SPR82 to SPR88.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated the Component Identification via Registers</td>
</tr>
<tr>
<td>February 2023</td>
<td>001</td>
<td>• Initial Release</td>
</tr>
</tbody>
</table>
1.0 Preface

This document is an update to the specifications contained in the following table. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools.

Information types defined in Nomenclature on page 7 are consolidated into the specification update and are no longer published in other documents.

This document may also contain information that was not previously published.

1.1 Related Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number/Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1: Basic Architecture</td>
<td>671436¹</td>
</tr>
<tr>
<td>Intel® Xeon® Processor Scalable Family (Sapphire Rapids) BIOS Writer's Guide (BWG)</td>
<td>613938¹</td>
</tr>
<tr>
<td>ACPI Specifications</td>
<td><a href="http://www.acpi.info%C2%B2">www.acpi.info²</a></td>
</tr>
</tbody>
</table>


1.2 Nomenclature

**Errata** are design defects or errors. These may cause the 4th Gen Intel® Xeon® Scalable Processors’ behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**S-Spec Number** is a five-digit code used to identify products. Products are differentiated by their unique characteristics, such as, core speed, L2 cache size, all notes associated with each S-Spec number.

**QDF Number** is a several-digit code used to distinguish between engineering samples. These processors are used for qualification and early design validation. The functionality of these parts can range from mechanical only to fully functional. The NDA specification update has a processor identification information table that lists these QDF numbers and the corresponding product sample details.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification.
Specification Clarifications describe a specification in greater detail or further highlight a specification’s impact to a complex design situation. These clarifications will be incorporated in any new release of the specification.

Documentation Changes include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification.

NOTE

Errata remain in the specification update throughout the product’s life cycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, and so forth).
2.0 Identification Information

2.1 Component Identification via Programming Interface

The 4th Gen Intel® Xeon® Scalable Processors stepping can be identified by the following register contents:

<table>
<thead>
<tr>
<th>CPUID (Offset:1A-19h)</th>
<th>Extended Family ID¹</th>
<th>Extended Model²</th>
<th>Reserved</th>
<th>Processor Type³</th>
<th>Processor Family⁴</th>
<th>Processor Model⁵</th>
<th>Processor Stepping⁶</th>
</tr>
</thead>
<tbody>
<tr>
<td>XCC E-5, MCC S-3, HBM B-3</td>
<td>00000000b</td>
<td>1000b</td>
<td>0b</td>
<td>0110b</td>
<td>1111b</td>
<td>1111b</td>
<td></td>
</tr>
</tbody>
</table>

NOTES

1. The Extended Family, bits [27:20] are used in conjunction with the Processor Family, specified in bits [11:8], to indicate whether the processor belongs to the Intel® 386™, Intel® 486™, Pentium®, Pentium® Pro, Pentium® 4, Intel® Core™ processor families, Intel® Core™ iX families, and Intel® Xeon® processor families.

2. The Extended Model, bits [19:16] in conjunction with the Model Number, specified in bits [7:4], are used to identify the model of the processor within the processor’s family.

3. The Processor Type, specified in bit [12] indicates whether the processor is an original OEM processor, an Intel® OverDrive processor, or a dual processor (capable of being used in a dual processor system).


6. The Processor Stepping, bits [3:0] indicates the revision number of that model. See Table 1 on page 10 for the processor stepping ID number in the CPUID information.

To find the mapping between a processor’s CPUID and its Family/Model number, refer to the Intel® 64 and IA-32 Architectures Software Developer Manual Combined Volumes.
A complete description of the processor identification and feature determination is located in Chapter 20.

When EAX is set to a value of ‘1,’ the CPUID instruction returns the Processor Family, Extended Model ID, Processor Type, Family, Model, and Stepping together referred as the processor signature value, in the EAX register. Note that after reset, the EDX processor will report the processor signature value in both the EDX and the EAX registers.

Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX, and EDX general purpose registers after the CPUID instruction is executed with a 2 in the EAX register. Special uses of general purpose registers include: EAX (Accumulator for operands and results data), EBX(Pointer to data in the DS segment), ECX(Counter for string and loop operations), EDX(I/O pointer).

The 4th Gen Intel® Xeon® Scalable Processors Stepping can also be identified in Volume 2, 4th Gen Intel® Xeon® Processor Scalable Family, codename Sapphire Rapids EDS-Registers.

### Table 1. Component Identification via Capability Registers

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>XCC</td>
<td>E-5</td>
<td>Server, 1S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>E-5</td>
<td>Server, 2S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>E-5</td>
<td>Server, 4S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>E-5</td>
<td>Server, 8S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>MCC</td>
<td>S-3</td>
<td>Server, 1S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>S-3</td>
<td>Server, 2S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>S-3</td>
<td>Server, 4S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>HBM</td>
<td>B-3</td>
<td>Server, 1S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>B-3</td>
<td>Server, 2S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>B-3</td>
<td>Server, 4S</td>
<td>806F8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### NOTES


2. The WAYNESS, bits [1:0] corresponds to 00=1S, 01=2S, 10 = 4S, 11 = 8S.


The 4th Gen Intel® Xeon® Scalable Processors Capability Registers can also be identified in Volume 2, 4th Gen Intel® Xeon® Processor Scalable Family, codename Sapphire Rapids EDS-Registers.
3.0 Component Marking Information

The 4th Gen Intel® Xeon® Processor Scalable Family can be identified by the following register markings.

Figure 1. Processor Preliminary Top Side Marking (Example)
4.0 Summary Tables of Changes

The following tables indicate the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the 4th Gen Intel® Xeon® Scalable Processors product. Intel may fix some of the errata in a future stepping of the component, and account for the other outstanding issues through documentation or specification changes as noted. These tables use the following notations:

4.1 Codes Used in Summary Tables

<table>
<thead>
<tr>
<th>Stepping</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>(No mark) or (Blank box)</td>
<td>This erratum is fixed in listed stepping or specification change does not apply to listed stepping.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Status</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Doc</td>
<td>Document change or update will be implemented.</td>
</tr>
<tr>
<td>Planned Fix</td>
<td>This erratum may be fixed in a future stepping of the product.</td>
</tr>
<tr>
<td>Fixed</td>
<td>This erratum has been previously fixed.</td>
</tr>
<tr>
<td>No Fix</td>
<td>There are no plan to fix this erratum.</td>
</tr>
</tbody>
</table>

4.2 Errata Summary Table

<table>
<thead>
<tr>
<th>Erratum ID</th>
<th>Processor Stepping XCC E-5</th>
<th>Processor Stepping MCC S-3</th>
<th>Processor Stepping HBM B-3</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPR1</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IPSR May Not Function Correctly</td>
</tr>
<tr>
<td>SPR2</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Poison Data Reported Instead of a CS Limit Violation</td>
</tr>
<tr>
<td>SPR3</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Monitor Instructions to Legacy VGA Region May Fail</td>
</tr>
<tr>
<td>SPR4</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>TILEDATA State May Be Saved Incorrectly</td>
</tr>
<tr>
<td>SPR5</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>A Poison Data Event May Not be Serviced if a Data Breakpoint Occurs on an AMX Tile-Load or AVX Gather or REP MOVS Instruction</td>
</tr>
<tr>
<td>SPR6</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IFS MSRs Will Ignore a Non-Zero EDX Value And Not Signal a #GP</td>
</tr>
<tr>
<td>SPR7</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Processor May Signal Spurious #GP Fault</td>
</tr>
<tr>
<td>SPR8</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>A Break Point May be Hit Twice When a VM Exit Without Commit Occurs</td>
</tr>
<tr>
<td>SPR9</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Faulted XIRSTORS Instruction May Result in Unexpected X87 FTW Value</td>
</tr>
<tr>
<td>SPR10</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Error Conditions Detected During Cold Reset May Not be Cleared by Subsequent Warm Reset</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Erratum ID</th>
<th>Processor Stepping XCC E-5</th>
<th>Processor Stepping MCC S-3</th>
<th>Processor Stepping HBM B-3</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPR11</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DSA/IAAX Does Not Log The E2E Prefix Bit And The Prefix-Type Bits in AERTLPPLOG1</td>
</tr>
<tr>
<td>SPR12</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>The Processor May Drop Noncompliant Posted Peer-to-peer Transactions</td>
</tr>
<tr>
<td>SPR13</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Certain Bits in IA32_MCS_STATUS Register Will Always Return 0</td>
</tr>
<tr>
<td>SPR14</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Occupancy Interrupt Handle is Not Checked Against Interrupt Table Size</td>
</tr>
<tr>
<td>SPR15</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Processor May Incorrectly Set PFD Assisted in Correction Bit in Memory Controller</td>
</tr>
<tr>
<td>SPR16</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DSA CMDSTATUS Register May Not Reflect Correct Hardware Status</td>
</tr>
<tr>
<td>SPR17</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware May Set Access/Dirty Bits in a First-stage Page-table Entry</td>
</tr>
<tr>
<td>SPR18</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System Software May Not Receive VT-d Fault SPT.3 For Non-Zero Writes to b[191:HAW+128]</td>
</tr>
<tr>
<td>SPR19</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>APCTL.APNGE Should be RW Instead of RWS</td>
</tr>
<tr>
<td>SPR20</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>CXL Device May Not Receive Viral</td>
</tr>
<tr>
<td>SPR21</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>OOBMSM TSC Will Be 320ns Behind The Globally Aligned Counter</td>
</tr>
<tr>
<td>SPR22</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Performance Monitoring Event Coherent_ops May Undercount</td>
</tr>
<tr>
<td>SPR23</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>PCIe Link Re-Equalization May Not Occur if Link is in L1 State</td>
</tr>
<tr>
<td>SPR24</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Machine Check Bank 4 UCNA Errors May Not be Signaled</td>
</tr>
<tr>
<td>SPR25</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DSA/IAA Use of Priv and PASID</td>
</tr>
<tr>
<td>SPR26</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Reserved(0) Check For a PASID Table Entry May Not Happen For a DMA Request</td>
</tr>
<tr>
<td>SPR27</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware May Not Generate a Page Request Group Response Message While Operating in Legacy Mode or Abort DMA Mode</td>
</tr>
<tr>
<td>SPR28</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware May Abort ZLR to Second-Stage Write Only Pages</td>
</tr>
<tr>
<td>SPR29</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware with Major Version Number 6 Incorrectly Advertises the ESRTPS Support</td>
</tr>
<tr>
<td>SPR30</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Platform May Hang If System Software Sends a Page Group Response or DevTLB Invalidations to Non-existent Requester ID</td>
</tr>
<tr>
<td>SPR31</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware Does Not Perform Reserved (0) Check In Page Response Descriptor</td>
</tr>
<tr>
<td>SPR32</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware Implements b[31:16] of the three Event Data Registers (VTDBAR offsets 0x3C, 0xA4, and 0xE4) as Read-Writable</td>
</tr>
<tr>
<td>SPR33</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IAAX Do Not Report Overlap Errors For AECS Size of 2GB or Greater</td>
</tr>
<tr>
<td>SPR34</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DSA/IAA Invalid TC Not Reported in The SWERROR Register</td>
</tr>
<tr>
<td>SPR35</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IAAX Unaligned Completion Record Address Error Is Not Reported in SWERROR Register</td>
</tr>
<tr>
<td>SPR36</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel® UPI Link Not Resetting When L1 Mismatch Occurs Between Local and Remote Sockets</td>
</tr>
<tr>
<td>SPR37</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DSA/IAA May Fail to Log an MDPE Error For Back-to-Back Parity Errors</td>
</tr>
<tr>
<td>Erratum ID</td>
<td>Processor Stepping XCC E-5</td>
<td>Processor Stepping MCC S-3</td>
<td>Processor Stepping HBM B-3</td>
<td>Title</td>
</tr>
<tr>
<td>-----------</td>
<td>--------------------------</td>
<td>---------------------------</td>
<td>---------------------------</td>
<td>-------</td>
</tr>
<tr>
<td>SPR38</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Relaxed Ordering Not Disabled by DEVCTL.ERO bit for DSA/IAA Upstream Transactions</td>
</tr>
<tr>
<td>SPR39</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System Address Logged For WDB Parity Errors May be Incorrect</td>
</tr>
<tr>
<td>SPR40</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Incorrect MCACOD For L2 MCE</td>
</tr>
<tr>
<td>SPR41</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System May Hang Due to Full LLRB</td>
</tr>
<tr>
<td>SPR42</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IAA May Fail to Properly Decode Data With a Large Header</td>
</tr>
<tr>
<td>SPR43</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Memory Controller Violates JEDEC RCD TCSALT Timing</td>
</tr>
<tr>
<td>SPR44</td>
<td>Fixed</td>
<td>Fixed</td>
<td>Fixed</td>
<td>Wrong CKE Signal Used on 1 DPC 3DS 4H Configs</td>
</tr>
<tr>
<td>SPR45</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Address May Not be Logged For a UCR Error Detected in The MLC</td>
</tr>
<tr>
<td>SPR46</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>VT-d DMA Remapping Hardware May Hang if it Encounters Page Request Queue Overflow Condition</td>
</tr>
<tr>
<td>SPR47</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Receiver Common Mode Input Impedance May be Below Specification When Interface is Powered Down</td>
</tr>
<tr>
<td>SPR48</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware Will Not Report The PASID Value For RTA.2 Faults in Modes Other Than Scalable Mode</td>
</tr>
<tr>
<td>SPR49</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Remapping Hardware Does Not Perform a Reserved(0) Check in Interrupt Remap Table Entry</td>
</tr>
<tr>
<td>SPR50</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Processor PCIe Root Link Spurious Data Parity Error May be Reported</td>
</tr>
<tr>
<td>SPR51</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Mismatch Between UboxMisc and MCi_STATUS Registers Error Logs</td>
</tr>
<tr>
<td>SPR52</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>CHA UCNA Errors May be Incorrectly Controlled by MCi_CTL Enable Bits</td>
</tr>
<tr>
<td>SPR53</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Reading The PPERF MSR May Not Return Correct Values</td>
</tr>
<tr>
<td>SPR54</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No #GP Will be Signaled When Setting MSR_MISC_PWR_MGMT.ENABLE_SDC if MSR_MISC_PWR_MGMT.LOCK is Set</td>
</tr>
<tr>
<td>SPR55</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System May Experience an Internal Timeout Error When an Internal Parity Error Occurs While Working With Intel® AMX</td>
</tr>
<tr>
<td>SPR56</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Last Branch Records May Not Survive Warm Reset</td>
</tr>
<tr>
<td>SPR57</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Single Step on Branches Might be Missed When VMM Enables Notification On VM Exit</td>
</tr>
<tr>
<td>SPR58</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Incorrect #CP Error Code on UIRET</td>
</tr>
<tr>
<td>SPR59</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>#GP May be Serviced Before an Instruction Breakpoint</td>
</tr>
<tr>
<td>SPR60</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Unexpected #PF Exception Might Be Serviced Before a #GP Exception</td>
</tr>
<tr>
<td>SPR61</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>VMX-Preemption Timer May Not Work if Configured With a Value of 1</td>
</tr>
<tr>
<td>SPR62</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>User Interrupt Might be Delayed</td>
</tr>
<tr>
<td>SPR63</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>VM Exit Qualification May Not be Correctly Set on APIC Access While Serving a User Interrupt</td>
</tr>
<tr>
<td>SPR64</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Software Tuning That Relies on PCLS Values May Experience Inaccurate Event Counts</td>
</tr>
<tr>
<td>SPR65</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Multiple SGX_Doorbell_Errors on Ubox Response Mismatch</td>
</tr>
<tr>
<td>SPR66</td>
<td>Fixed</td>
<td>Fixed</td>
<td>Fixed</td>
<td>ECS Readout Fails on Mixed Mode Systems</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Erratum ID</th>
<th>Processor Stepping XCC E-5</th>
<th>Processor Stepping MCC S-3</th>
<th>Processor Stepping HBM B-3</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPR67</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel DSA/IAA Completion Record is Not Written For Non-Completion Record Invalid Traffic Classes</td>
</tr>
<tr>
<td>SPR68</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA Expand Operation With PRLE Format Input May Return an Error</td>
</tr>
<tr>
<td>SPR69</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA Compression with Compress Bit Order Set May Produce an Odd Number of Bytes</td>
</tr>
<tr>
<td>SPR70</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA Source 2 Not Written Properly When Source 2 Size is 32 Bytes</td>
</tr>
<tr>
<td>SPR71</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA May Not Report Invalid Filter Flags Status Code When Source 2 Bit Order Field is Set</td>
</tr>
<tr>
<td>SPR72</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA Does Not Allow Source 1 Size to be 0 For Expand Operation</td>
</tr>
<tr>
<td>SPR73</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel® DSA/IAA And WQ Configuration Registers May be Incorrectly Updated</td>
</tr>
<tr>
<td>SPR74</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Invalid Flags Field of The Completion Record May Not Be Set Correctly For Intel IAA Compression Operation</td>
</tr>
<tr>
<td>SPR75</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>With Intel® SGX Disabled, Software That Relies on ENCLVexitng May Not Function as Expected</td>
</tr>
<tr>
<td>SPR76</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Headers Logged in AERHDRLOG for an AER Error for Intel DSA/IAA may be Incorrect</td>
</tr>
<tr>
<td>SPR77</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel DSA/IAA May Fail to Send an ERR_FATAL Message if a Non-Fatal Error Occurs in The Same Cycle</td>
</tr>
<tr>
<td>SPR78</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel DSA/IAA May Fail to Log an Unexpected Completion Error For an Invalid ATS Response</td>
</tr>
<tr>
<td>SPR79</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel IAA Compression Output Buffer Overflow Error May be Incorrectly Reported</td>
</tr>
<tr>
<td>SPR80</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel® QuickAssist Technology Accelerator May Violate ATS Invalidation Completion Ordering</td>
</tr>
<tr>
<td>SPR81</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel® QuickAssist Technology Accelerator Device May Not Invalidate PASID SupervisorPrivilege Translations Privilege Translations</td>
</tr>
<tr>
<td>SPR82</td>
<td>Fixed</td>
<td>Fixed</td>
<td>Fixed</td>
<td>The Time-Stamp Counter May Report an Incorrect Value</td>
</tr>
<tr>
<td>SPR83</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>UPI Machine Check Bank May Not Report The Most Recently Logged Error</td>
</tr>
<tr>
<td>SPR84</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>PECI Wire Host may Continuously Receive a Completion Code of 0x80</td>
</tr>
<tr>
<td>SPR85</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>DDRS 9x4 DIMMs ECS Data May be Reported Incorrectly</td>
</tr>
<tr>
<td>SPR86</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>RETRY_RD_ERR_LOG_MISC.DDRS_9x4_half_device Bit Maybe Incorrect</td>
</tr>
<tr>
<td>SPR87</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>PIROM Reports The Wrong 2 DPC Speed For Processors With Less Than 4800 MT/s 1 DPC Speed</td>
</tr>
<tr>
<td>SPR88</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>An MDF Parity Error May Incorrect Set The Overflow Bit</td>
</tr>
<tr>
<td>SPR89</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Incorrect FROM_IP Value For an RTM Abort in BTM or BTS May Be Observed</td>
</tr>
<tr>
<td>SPR90</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>CPUID Reports Incorrect Number of Ways For The Load DTLB</td>
</tr>
<tr>
<td>SPR91</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel PT Trace May Contain Incorrect Data When Configured With Single Range Output Larger Than 4KB</td>
</tr>
<tr>
<td>SPR92</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>On Instructions Longer Than 15 Bytes, #GP Exception is Prioritized And Delivered Over #CP Exception</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Erratum ID</th>
<th>Processor Stepping XCC E-5</th>
<th>Processor Stepping MCC S-3</th>
<th>Processor Stepping HBM B-3</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPR93</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Mismatch on DR6 Value When Breakpoint Match is on Bitmap Address</td>
</tr>
<tr>
<td>SPR94</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>RTM Abort Status May be Incorrect For INT1/INT3 Instructions</td>
</tr>
<tr>
<td>SPR95</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>WRMSR to Reserved Bits of IA32_L3_QOS_Mask_15 Will Not Signal a #GP</td>
</tr>
<tr>
<td>SPR96</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>x87 FDP Value May be Saved Incorrectly</td>
</tr>
<tr>
<td>SPR97</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Debug Exceptions May Be Lost or Misreported When MOV SS or POP SS Instruction is Not Followed By a Write to SP</td>
</tr>
<tr>
<td>SPR98</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Exit Qualification For EPT Violations on Instruction Fetches May Incorrectly Indicate That The Guest-physical Address Was Writeable</td>
</tr>
<tr>
<td>SPR99</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Processor May Generate Spurious Page Faults On Shadow Stack Pages</td>
</tr>
<tr>
<td>SPR100</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Processor May Hang if Warm Reset Triggers During BIOS Initialization</td>
</tr>
<tr>
<td>SPR101</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IA32_MC1_STATUS MSR May Not Log Errors When IA32_MC1_CTL MSR is Set to Not Signal Errors</td>
</tr>
<tr>
<td>SPR102</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System May Hang When Bus-Lock Detection Is Enabled And EPT Resides in Uncacheable Memory</td>
</tr>
<tr>
<td>SPR103</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>OFFCORE_REQUESTS_OUTSTANDING Performance Monitoring Events May be Inaccurate</td>
</tr>
<tr>
<td>SPR104</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Incorrect MCACOD For L2 Prefetch MCE</td>
</tr>
<tr>
<td>SPR105</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Call Instruction Wrapping Around The 32-bit Address Boundary May Return to Incorrect Address</td>
</tr>
<tr>
<td>SPR106</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>ADDDC Reverse Sparing May Lead to Incorrect Data</td>
</tr>
<tr>
<td>SPR107</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>SGX ENCLU[EACCEPT] Will Not Cause #GP When TCS.PREVSP is Non-zero</td>
</tr>
<tr>
<td>SPR108</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Setting MISC_FEATURE_CONTROL.DISABLE_THREE_STRIKE_CNT Does Not Prevent The Three-strike Counter From Incrementing</td>
</tr>
<tr>
<td>SPR109</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Mismatch Between UboxErrMisc and MCI_STATUS Registers Error Logs</td>
</tr>
<tr>
<td>SPR110</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>SST-TF May Fail to Report an Error if Turbo is Disabled</td>
</tr>
<tr>
<td>SPR111</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Unexpected Rollover in MBM Counters</td>
</tr>
<tr>
<td>SPR112</td>
<td>Fixed</td>
<td>Fixed</td>
<td>Fixed</td>
<td>In 96bit ECC Mode, a Correctable Error May be Incorrectly Logged in RETRY_RD_ERR_LOG With UC Bit Set</td>
</tr>
<tr>
<td>SPR113</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>System Crash Observed on Host When TD Private Pages Are Not Zeroed Out if Reused For Non-TD SW</td>
</tr>
<tr>
<td>SPR114</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>IA32_MC2_ADDR And IA32_MC2_MISC MSRs Will Be Cleared On Warm Reset</td>
</tr>
<tr>
<td>SPR115</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Multiple Write CRC Errors May Lead to System Hang</td>
</tr>
<tr>
<td>SPR116</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>Intel DSA/IAA CTO Errors May Inconsistently Update the Prefix Log and Prefix Log Present Flag</td>
</tr>
<tr>
<td>SPR117</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>RTIT_CTL.TRACE_EN May Be Disabled at BIOS_DONE Even if It Was Previously Enabled</td>
</tr>
<tr>
<td>SPR118</td>
<td>No Fix</td>
<td>No Fix</td>
<td>No Fix</td>
<td>WRMSR to a Few Core MSRs Might Be Overwritten</td>
</tr>
</tbody>
</table>
Table 3. Specification Changes

<table>
<thead>
<tr>
<th>Number</th>
<th>Specification Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPRXX</td>
<td>None for this revision of this specification update.</td>
</tr>
</tbody>
</table>

Table 4. Specification Clarifications

<table>
<thead>
<tr>
<th>No.</th>
<th>Specification Clarifications</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPRXX</td>
<td>None for this revision of this specification update.</td>
</tr>
</tbody>
</table>

Table 5. Documentation Changes

<table>
<thead>
<tr>
<th>No.</th>
<th>Documentation Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPRXX</td>
<td>None for this revision of the specification update.</td>
</tr>
</tbody>
</table>
5.0 Errata Details

**SPR1. IPSR May Not Function Correctly**

**Problem:** Poison created within the Internal memory controller may not log the correct system address when operating in the following modes of operation, 1-clock gating enabled, 2-channel XOR is enabled, and 3 Intel® Optane™ two-level memory.

**Implication:** Due to this erratum, software that relies upon the Internal Poison Source Register (IPSR) bit may function incorrectly.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR2. Poison Data Reported Instead of a CS Limit Violation**

**Problem:** Under complex microarchitectural conditions, in case of poisoned data on an address that violates the CS (code segment) limit, a poison MCE may be signaled and logged in IA32_MC0_STATUS MSR (MSR 401H, MCACOD 150h ) instead of CS limit violation.

**Implication:** Due to the erratum, the processor may signal an MCE, rather than a higher-priority CS limit violation.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR3. Monitor Instructions to Legacy VGA Region May Fail**

**Problem:** Monitor instructions that target the legacy VGA region (A0000h - BFFFFh) may generate a Machine Check Exception (MCE) in Cache Home Agent (CHA) Machine Check Banks (Banks 9, 10, and 11) MCI_STATUS MSRs (425h, 429h, or 42Dh) with a System Address Decode error (MSCOD = 05h).

**Implication:** Due to this erratum, a user application or Virtual Machine (VM) guest that is allowed to use MONITOR or UMONITOR instructions to the legacy VGA region may generate a fatal machine check exception.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR4. TILEDATA State May Be Saved Incorrectly**

**Problem:** If execution of XRSTOR or XRSTORS causes a fault or a VM exit, a subsequent execution of XSAVE, XSAVEC, XSAVEOPT, or XSAVES instructions may incorrectly save the TILEDATA state component as all zeroes. This will occur only if the
execution of XRSTOR or XRSTORS is attempting to set the TILECFG state component to its initial configuration and to restore the TILEDATA state component from the XSAVE area in memory.

**Implication:** Due to this erratum, the data saved in the XSAVE area for the TILEDATA state may be incorrect.

**Workaround:** None identified. Following an execution of XRSTOR or XRSTORS that causes a fault or a VM exit, software should not use the TILEDATA state component saved by a subsequent execution of XSAVE, XSAVEC, XSAVEOPT, or XSAVES that occurs before re-executing the original instruction (after addressing the cause of the fault or VM exit).

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR5. A Poison Data Event May Not be Serviced if a Data Breakpoint Occurs on an Intel® AMX Tile-Load or Intel® AVX Gather or REP MOVS Instruction**

**Problem:** Under complex microarchitectural conditions, when both data poison and data breakpoint events happen on an Intel® Advanced Matrix Extensions (Intel® AMX) Tile-Load or Intel® Advanced Vector Extensions (Intel® AVX) Gather or REP MOVS instruction, one of the events may not be signaled.

**Implication:** Due to this erratum, either a data breakpoint or a poison data event may not be signaled.

**Workaround:** It may be possible for BIOS to contain a mitigation for this erratum. When applying the mitigation a collision between a poison and a data breakpoint will result in skipping the data breakpoint.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR6. IFS MSRs Will Ignore a Non-Zero EDX Value And Not Signal a #GP**

**Problem:** A WRMSR instruction to one of the IFS (In-field scan) MSRs not in 64-bit mode with a non-Zero value in EDX will not trigger a global protection (#GP) fault. This affects COPY_SCAN_HASHES (MSR 2C2h) and AUTHENTICATE_AND_COPY_CHUNK (MSR 2C4h).

**Implication:** Due to this erratum, IFS software running in a non 64-bit mode and attempting the above WRMSR with non-zero value in EDX will not #GP and instead use a linear address which ignores EDX value.

**Workaround:** None identified. Software should make sure EDX is clear for the above instructions when not running in 64-bit mode.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR7. Processor May Signal Spurious #GP Fault**

**Problem:** A processor that supports greater than 48-bit physical addressing (CPUID.80000008:EAX[7:0]) operating in Long Mode with 48-bit addressing and maps the PRMRR region above 128TB may generate a spurious #GP fault.
**Implication:** Due to this erratum, a #GP fault may be signaled when software accesses physical addresses greater than 128TB. Intel has not observed this erratum in any commercially available software.

**Workaround:** None identified. BIOS should configure PRMRR region to be below 128TB.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR8. A Break Point May be Hit Twice When a VM Exit Without Commit Occurs**

**Problem:** When a VM Exit happens without a commit in the middle of a guest exception handling, the RF flag (bit 17 of the EFLAGS) will be cleared, if a code breakpoint was configured on the VM entry instruction, the clearing of the RF flag will cause that code breakpoint to be served again when we perform a VM Entry back to the guest.

**Implication:** Due to this erratum, software may observe a code breakpoint twice on an instruction if a VM Exit without commit occurs.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR9. Faulted XRSTORS Instruction May Result in Unexpected X87 FTW Value**

**Problem:** Under complex microarchitectural conditions, when a #GP fault (General Protection) happens on an XRSTORS instruction that attempts to INIT both x87 and UINTR states, the x87 FPU Tag Word (FTW) may result in an unexpected value.

**Implication:** Due to this erratum, the value of the FTW state may be incorrect.

**Workaround:** None identified. Software should rerun the XRSTORS instruction after handling the #GP.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR10. Error Conditions Detected During Cold Reset May Not be Cleared by Subsequent Warm Reset**

**Problem:** Under certain microarchitectural conditions, if an IP_READY_TIMEOUT error (MCACOD = 0402h, MSCOD=0100h) occurs following a cold reset, a subsequent warm reset may not clear out the underlying error conditions, and another error may not be detected.

**Implication:** Due to this erratum, unpredictable system behavior may occur. Intel has only observed this erratum in a synthetic test environment.

**Workaround:** None identified. BIOS can detect the IERR and force a cold reset to bring the processor back to a known good state.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR11. Intel® DSA / Intel® IAX Does Not Log The E2E Prefix Bit And The Prefix-Type Bits in AERTLPPLOG1**

**Problem:** For internal transactions that have a Process Address Space Identifier (PASID) TLP Prefix and have a TLP error, Data Streaming Accelerator (DSA) or In-Memory Analytics Accelerator (IAX) units do not correctly log the E2E prefix (Bus: 8; Device: 1; Function: 0; Offset: 138h; AERTLPPLOG1, bit[28]) and the prefix-type (AERTLPPLOG1 bits[27:24]).

**Implication:** Due to this erratum, an incorrect TLP prefix type may be logged in AERTLPPLOG1.

**Workaround:** None identified. As DSA and IAX only support TLPS with a PASID prefix, software should treat E2E prefix as 1 (AERTLPPLOG1[28]=1) and prefix-type as PASID (AERTLPPLOG1[27:24]=0001b).

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR12. The Processor May Drop Noncompliant Posted Peer-to-peer Transactions**

**Problem:** If the processor receives a noncompliant posted PCIe* peer-to-peer transaction with non-zero upper tag bits [9:8], it may drop the transaction instead of forwarding it to the intended destination.

**Implication:** Due to this erratum, PCIe* devices that perform peer-to-peer posted transactions may not operate as expected. Intel has not observed this erratum with any commercially available devices.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR13. Certain Bits in IA32_MC5_STATUS Register Will Always Return 0**

**Problem:** IA32_MC5_STATUS register (MSR 415h, bits [36:34]) always return 0 on a read.

**Implication:** Due to this erratum, software that attempts to write a non-zero value to bits [36:34] in IA32_MC5_STATUS will always read a 0 on subsequent reads.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR14. Occupancy Interrupt Handle is Not Checked Against Interrupt Table Size**

**Problem:** In the In-Memory Analytics Accelerator (IAX) the value of the Occupancy Interrupt Handle (OIH) is not checked against the interrupt table size.

**Implication:** Due to this erratum, if the OIH is programmed incorrectly by the host driver, an incorrect entry will be used, and an incorrect interrupt will be generated if the entry has the Mask bit cleared.
**Workaround:** None identified. Software must ensure OIH is programmed correctly.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR15. Processor May Incorrectly Set PFD Assisted in Correction Bit in Memory Controller**

**Problem:** When RETRY_RD_ERR_LOG_ADDRESS1.FAILED_DEV = 9 (Register MEM_BAR[0-3], Offset: 22C58h; bits 5:0) and RETRY_RD_ERR_LOG_PARITY.PAR_SYN[63:48] = FFFh (Register MEM_BAR[0-3], Offset: 22F08h; bits 63:48), the PFD assisted in correction bit (Register MEM_BAR[0-3], Offset: 22C58h; bit 30) may be incorrectly set.

**Implication:** Due to this erratum, software may believe that the corruption cannot be corrected by ECC algorithm alone, which may not be true. RETRY_RD_ERR_LOG_PARITY.PAR_SYN[63:48] is sufficient to identify this condition.

**Workaround:** None identified. If RETRY_RD_ERR_LOG_ADDRESS1.FAILED_DEV = 9 (Register MEM_BAR[0-3], Offset: 22C58h; bits 5:0) and RETRY_RD_ERR_LOG_PARITY.PAR_SYN[63:48] = FFFh (Register MEM_BAR[0-3], Offset: 22F08h; bits 63:48), then ignore the value of 1 in the PFD assisted in correction bit (Register MEM_BAR[0-3], Offset: 22C58h; bit 30).

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR16. DSA CMDSTATUS Register May Not Reflect Correct Hardware Status**

**Problem:** After submitting a command to the Data Streaming Accelerator (DSA) CMD register (BAR0 offset 0xA0), a subsequent read to CMDSTATUS register (BAR0 offset 0xA8) may incorrectly see a CMDSTATUS.ACTIVE (bit 31) value of 0 before it has had a chance to change to 1.

**Implication:** Due to this erratum, software that relies upon the CMDSTATUS.ACTIVE bit may function incorrectly.

**Workaround:** None identified. Software that relies on the CMDSTATUS.ACTIVE bit should read this bit twice, discarding the first read result.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR17. Remapping Hardware May Set Access/Dirty Bits in a First-stage Page-table Entry**

**Problem:** When remapping hardware is configured by system software in scalable mode as Nested (PGTT=011b) and with PWSNP field Set in the PASID-table-entry, it may Set Accessed bit and Dirty bit (and Extended Access bit if enabled) in first-stage page-table entries even when second-stage mappings indicate that corresponding first-stage page-table is Read-Only.

**Implication:** Due to this erratum, pages mapped as Read-only in second-stage page-tables may be modified by remapping hardware Access/Dirty bit updates.

**Workaround:** None identified. System software enabling nested translations for a VM should ensure that there are no read-only pages in the corresponding second-stage mappings.
Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR18. System Software May Not Receive Intel® Virtualization Technology (Intel® VT) for Directed I/O (Intel® VT-d) Fault SPT.3 For Non-Zero Writes to b[191:HA+128]**

**Problem:** When the PASID Granular Translation Type (PGTT) field (bits 8:6) in the Scalable-Mode PASID Table has a value of 010b (Second-level) or 100b (Pass-through), and software writes a non-zero value to b[191:HA+128], no Intel® Virtualization Technology (Intel® VT) for Directed I/O (Intel® VT-d) fault is generated.

**Implication:** Due to this erratum, system software may not receive Intel® VT-d fault SPT.3 (fault reason 5ah) when software writes a non-zero value to b[191:HA+128]. Intel has not observed any functional implications due to this erratum.

**Workaround:** None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR19. APCTL.APNGE Should be RW Instead of RWS**

**Problem:** Alternate Protocol Negotiation Global Enable (APNGE) field (bit 8) in Alternate Protocol Control register (APCTL) (Bus: 5-0; Device: 1,3,5,7; Function: 0; Offset: B28h) has been implemented as Sticky-Read-Write (RWS) but it should be Read-Write (RW).

**Implication:** Due to this erratum, the APCTL register is not cleared on warm reset, which violates the PCIe* Base Specification version 5.0. Intel has not observed any functional implications from this erratum.

**Workaround:** None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR20. CXL* Device May Not Receive Viral**

**Problem:** When the processor detects a Data Parity Error in a downstream packet, it may fail to transmit a Viral indication to a Compute Express Link* (CXL*) partner. However, the processor will put the CXL* Link into LinkError state.

**Implication:** Due to this erratum, the CXL* Link will go into the LinkError state instead of going into Viral.

**Workaround:** None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR21. OOBMSM TSC Will be 320ns Behind The Globally Aligned Counter**

**Problem:** The value in the time stamp counter (TSC) in OOBMSM (Bus: , Device: , Function: , Offset h) will be 320ns behind the globally aligned TSC (BDF).

**Implication:** Due to this erratum, the TSC value recorded in the OOB Crashlog will differ by 320ns from the globally aligned counter.
Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR22. Performance Monitoring Event Coherent_ops May Undercount**

**Problem:** The performance monitoring events Coherent_Ops.RFO (Event: 10h, Umask: 08h) or Coherent_Ops.SPECITOM (Event: 10h, Umask:10h) or Coherent_Ops.WBMTOI (Event: 10h, Umask:40h) or Coherent_Ops.CLFLUSH (Event: 10h, Umask: 80h) may incorrectly undercount when multiple coherent requests occur simultaneously.

**Implication:** Due to this erratum, certain Coherent_ops events may undercount.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR23. PCIe* Link Re-Equalization May Not Occur if Link is in L1 State**

**Problem:** Link re-equalization may not occur if the PCIe* link is in L1 state and software attempts to initiate a link re-equalization (Bus:5:0; Device: 8:1; Function:0) LINKCTL3.PE(bit 0, offset: A34h) set, and LINKCTL2.TLS(bit 3:0, offset:70h) set to data rate and LINKCTL.RL(bit 5, offset:50h) set.

**Implication:** Due to this erratum link re-equalization may not occur and the link will retain the previous equalization coefficients.

Workaround: None Identified. Software may disable ASPM L1 prior to initiating re-equalization (see LINKCTL.ASPMCTL), then re-enable ASPM L1 once done performing re-equalization.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR24. Machine Check Bank 4 UCNA Errors May Not be Signaled**

**Problem:** When any UC error is not enabled in machine check bank 4 due its associated bit being 0 in IA32_MC4_CTL (MSR 410h), and the disabled UC error and a UCNA error happen simultaneously, the UC error will be logged with overflow set, but the UCNA error may not be signaled.

**Implication:** Due to this erratum, when UC errors are disabled in bank 4, UCNA errors may not be signaled.

Workaround: None identified. Software should keep MCAs enabled in IA32_MC4_CTL.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR25. Intel® DSA / Intel® IAA Use of Priv and PASID**

**Problem:** Data Streaming Accelerator (DSA) and Intel® Analytics Accelerator (IAA) do not support concurrent use of user (Priv=0) and supervisor (Priv=1) privileged operations using the same PASID.
Implication: Due to this erratum, if both user-privileged and supervisor-privileged operations are used with the same PASID, the DSA/IAX behavior is undefined. Intel has not observed this erratum to affect any commercially available software.

Workaround: None identified. Use distinct PASIDs for user-privileged operations and supervisor-privileged operations.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR26. Reserved(0) Check For a PASID Table Entry May Not Happen For a DMA Request**

Problem: When a DMA Operation encounters any Reserved(0) bits b[95:91] of a PASID table entry as incorrectly Set, the processor may fail to generate Intel® VT-d fault SPT.3, may incorrectly generate Intel® VT-d fault SPT.4, or fail to block the DMA request.

Implication: Due to this erratum, DMA Request may not behave as expected when encounter Reserved(0) of a PASID table. Intel has not observed this erratum with any commercially available software.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR27. Remapping Hardware May Not Generate a Page Request Group Response Message While Operating in Legacy Mode or Abort DMA Mode**

Problem: Remapping hardware may not generate a Page Request Group Response Message while operating in Legacy mode or Abort DMA mode if a PCIe* device generates a Page Request Message.

Implication: Due to this erratum, when the remapping hardware fails to generate a Page Request Group Response Message may lead to unpredictable device behavior, including a device hang. The remapping hardware will continue to report RTA.3 or RTA.4 faults if it receives these Page Request Group Response Message. Intel has only observed this behavior in a synthetic test environment.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR28. Remapping Hardware May Abort ZLR to Second-Stage Write Only Pages**

Problem: Remapping hardware will report non-recoverable Intel® VT-d fault and cause the Zero-Length-Read (ZLR) to be aborted, If a ZLR encounters read-only page in first-stage tables and write-only page in second-stage tables.

Implication: Due to this erratum, device may observe an unexpected abort on a ZLR and an Intel® VT-d fault may be indicated. Intel has not observed this erratum with any commercially available software.

Workaround: None identified. System software should not create write only pages in second-stage page tables.
**Status:** For the steppings affected, refer to the [Summary Tables of Changes](#) on page 12.

**SPR29. Remapping Hardware with Major Version Number 6 Incorrectly Advertises the ESRTPS Support**

**Problem:** Remapping hardware Major Version Number 6 (VER_REG.MAJOR_VERSION_NUMBER= 6, VTDBAR offset 0x0, bits 7:4) enables Enhanced Set Root Table Pointer Support (ESRTPS), but CAP_REG.ESRTPS (VER_REG.ESRTPS, VTDBAR offset 0x8, bit 63) is incorrectly reported as 0.

**Implication:** Due to this erratum, software may incorrectly determine the ESTRPS feature is not supported.

**Workaround:** None identified. System software can implement ESRTPS feature if VER_REG.MAJOR_VERSION_NUMBER = 6.

**Status:** For the steppings affected, refer to the [Summary Tables of Changes](#) on page 12.

**SPR30. Platform May Hang if System Software Sends a Page Group Response or DevTLB Invalidation to Non-existent Requester ID**

**Problem:** When system software submits a Page Group Response or DevTLB Invalidation command to remapping hardware, the remapping hardware forwards commands to Root-Complex so that the Root-Complex may route the command to Requester ID specified by system software. If system software specifies a Requester ID in the command that does not exist on the platform, the command is not correctly aborted and may cause the system to hang.

**Implication:** Due to this erratum, if system software issues a Page Group Response or DevTLB Invalidations towards Requestor ID that does not exist on the platform, the system may hang. Intel has only observed this behavior in a synthetic test environment.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the [Summary Tables of Changes](#) on page 12.

**SPR31. Remapping Hardware Does Not Perform Reserved (0) Check in Page Response Descriptor**

**Problem:** Remapping hardware will not set Invalidation Queue Error field in the Fault Status Register (VTDBAR offset 0x34) when software writes non-zero value in bits[255:128] and bit[5] of the Page Response descriptor.

**Implication:** Due to this erratum, system software violating Intel® VT-d architecture requirement by programming non-zero values in bits[255:128] and bit[5] of Page Response descriptor may not fault on current processors but may fault on future processors. Intel has not observed this sighting/erratum with any commercially available system.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the [Summary Tables of Changes](#) on page 12.
**SPR32. Remapping Hardware Implements b[31:16] of the three Event Data Registers (VTDBAR offsets 0x3C, 0xA4, and 0xE4) as Read-Writable**

**Problem:** b[31:16] of the three Event Data registers (VTDBAR offsets 0x3C, 0xA4, and 0xE4) are "Reserved and Zero" (RsvdZ) but are implemented as Read-Writable (RW).

**Implication:** Due to this erratum, system software may write these bit[31:16] to non-zero values. Intel has not observed this erratum to impact the operation of any commercially available software.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR33. Intel® IAA Do Not Report Overlap Errors For AECS Size of 2GB or Greater**

**Problem:** Intel® In-Memory Analytics Accelerator (Intel® IAA) does not report overlap errors for the AECS (Analytics Engine Configuration and State) within the source or destination data, when a descriptor is submitted with an AECS Size of 2GB or greater.

**Implication:** Due to this erratum, software may not be able to rely on the accuracy of the output data if the output buffer overlaps the AECS buffer. Intel has only observed this behavior in a synthetic test environment.

**Workaround:** None identified. Software should not use an AECS size greater than or equal to 2 GB.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR34. Intel® DSA / Intel® IAA Invalid TC Not Reported in The SWERROR Register**

**Problem:** A Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA) completion record written using an incorrectly configured Traffic Class (TC) will be written using TC0.

**Implication:** Due to this erratum, an incorrectly configured TC for the completion record is not reported in the SWERROR register.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR35. Intel® IAA Unaligned Completion Record Address Error is Not Reported in SWERROR Register**

**Problem:** When an Intel® In-Memory Analytics Accelerator (Intel® IAA) descriptor is submitted with an unaligned Completion Record Address, the completion record is written to the aligned address (ignoring the lower address bits). The Status byte at the Completion Record Address specified in the descriptor will be written as 0, making it appear to software that the descriptor never completed.
Implication: Due to this erratum, the unaligned Completion Record Address error is not reported in the SWERROR register and unpredictable system behavior may occur.

Workaround: None identified. Software should use properly aligned Completion Record Addresses.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR36. Intel® UPI Link Not Resetting When L1 Mismatch Occurs Between Local and Remote Sockets**

**Problem:** When Intel® Ultra Path Interconnect (Intel® UPI) L1 low power link state is disabled on the local socket and a remote socket requests L1 entry, a link reset should be initiated. However, the local socket does not initiate a link reset and replies with negative acknowledgment while remaining in current link state.

**Implication:** Due to this erratum, Intel® UPI link reset does not occur. There are no known functional implications due to this erratum. Intel has only observed this behavior in a synthetic test environment.

**Workaround:** None identified. System Software should configure all links to the same power state.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR37. Intel® DSA / Intel® IAA May Fail to Log an MDPE Error For Back-to-Back Parity Errors**

**Problem:** For a read completion with Error Poisoned set that is preceded back-to-back by a write with an IOSF data parity error, Intel® Data Streaming Accelerator (Intel® DSA) and Intel® In-Memory Analytics Accelerator (Intel® IAA) may fail to set the Master Data Parity Error (MDPE, bit 8) in PCI Status registers (IAA Bus: system design dependent, Device: 2, Function: 0; Offset: 6h, DSA Bus: system design dependent, Device: 1, Function: 0; Offset: 6h).

**Implication:** Due to this erratum, the PCI Status MDPE bit may not be set. Software that uses this bit may not function as expected.

**Workaround:** None Identified. Software should use PCIe* Advanced Error Reporting rather than PCI legacy error logging.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR38. Relaxed Ordering Not Disabled by DEVCTL.ERO bit for Intel® DSA / Intel® IAA Upstream Transactions**

**Problem:** The PCIe* configuration register, Device Control Enable Relaxed Ordering (DEVCTL.ERO, Intel® In-Memory Analytics Accelerator (Intel® IAA)Bus: system design dependent, Device: 2, Function: 0, Offset: 48h, Bit 4; Intel® Data Streaming Accelerator (Intel® DSA) Bus: system design dependent, Device: 1, Function: 0, Offset: 48h, Bit 4) bit does not disable relaxed ordering in Intel® DSA / Intel® IAA for upstream writes.
**Implication:** Due to this erratum, for peer-to-peer traffic, writes from Intel® DSA/Intel® IAA can show up on a PCIe* link with RO=1 even though DEVCTL.ERO is set to '0'. Intel has not observed any functional issues as a result of this erratum.

**Workaround:** None identified. Software requiring Strick Ordering can set the Strict Ordering (SO) flag in the descriptors to '1' in order to enforce strict ordering for upstream writes.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR39. System Address Logged For WDB Parity Errors May Be Incorrect**

**Problem:** When target XOR enable bit [21] MCMTR.CLUSTER_XOR_ENABLE (MEM0_BAR; Offset: 20EF8h) or channel XOR enable bit [20] MCMTR.CHANNEL_XOR_ENABLE (MEM0_BAR; Offset: 20EF8h) is set or clock gating disable bit [28] [DDRT_CLK_GATING.DIS_REVADDR_LOG_CLKGATING (MEM0_BAR; Offset 21514h)] is not set, the IMC0_POISON_SOURCE (MEM0_BAR; Offset 20E80h) register may log Write Data Buffer/Byte Enable (WDB/BE) Register File parity errors with an incorrect system address.

**Implication:** Due to this erratum, the IMC0_POISON_SOURCE register may log the incorrect system address when WDB_PARITY_ERR = 1 in IMC0_POISON_SOURCE.

**Workaround:** None identified. Software may avoid this erratum by disabling clock gating (DDRT_CLK_GATING.DIS_REVADDR_LOG_CLKGATING = 1) and disabling target XOR (MCMTR.CLUSTER_XOR_ENABLE = 0) and disabling channel XOR (MCMTR.CHANNEL_XOR_ENABLE = 0).

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR40. Incorrect MCACOD For L2 MCE**

**Problem:** Under complex microarchitectural conditions, an L2 poison MCE that should be reported with MCACOD 189h in IA32_MC3_STATUS MSR (MSR 40dh, bits [15:0]) may be reported with an MCACOD of 101h.

**Implication:** Due to this erratum, the reported MCACOD for this MCE may be incorrect.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR41. System May Hang Due to Full LLRB**

**Problem:** The processor may incorrectly fill the Link-Level Retry Buffer (LLRB) with Non-Ack Bearing Flits.

**Implication:** Due to this erratum, if both the processor and the link partner fill their respective LLRBs with Non-Ack Bearing Flits, the system may hang. Intel has only observed this erratum in a synthetic test environment.

**Workaround:** None identified. This erratum can be mitigated by configuring the LLRB to its maximum size and minimizing link latency.
**SPR42. Intel® IAA May Fail to Properly Decode Data With a Large Header**

*Problem:* If Intel® In-memory Analytics Accelerator (Intel® IAA) receives a header that is greater than 256B in size, it may flag a decompression error in the completion record or may incorrectly decompress the data, which will cause a mismatch between the original data CRC and the CRC in the completion record.

*Implication:* Due to this erratum, software may receive an unexpected data decompression failure. Intel has only observed this erratum in a synthetic test environment.

*Workaround:* None identified.

**SPR43. Memory Controller Violates JEDEC RCD tCSALT Timing**

*Problem:* The processor may violate tCSALT timing (as specified in JEDEC DDR5RCD01 Specification Rev 1.1, Section 8.6.2) by issuing either a Power Down Entry (PDE) or Power Down Exit (PDX) command during the tCSALT window.

*Implication:* Due to this erratum, Register Clock Drivers that receive PDE/PDX commands during the tCSALT window may not operate as expected.

*Workaround:* It may be possible to mitigate this issue with a BIOS code change.

**SPR44. Wrong CKE Signal Used on 1 DPC 3DS 4H Configs**

*Problem:* For the specific memory configuration using 1 DIMM per channel (DPC) and 4H 3DS DIMMs, the processor will not correctly assert CKE (Clock Enable) during PPD (Precharge Power Down) mode violating section 4.10.1 of the JEDEC specification revision 1.85.

*Implication:* Due to this erratum, when the memory subsystem enters PPD mode, the processor may experience uncorrectable memory errors.

*Workaround:* It may be possible for a BIOS code change to contain a workaround for this erratum.

**SPR45. Address May Not be Logged For a UCR Error Detected in The MLC**

*Problem:* An Uncorrected No Action Required (UCNA) error logged in machine check bank 3 with MC3_STATUS.MCACOD=0179h (MSR 40Dh, bits 15:0) may not include a valid address in MC3_ADDR (MSR 40Eh) when an ECC Uncorrected Recoverable (UCR) error is detected on an MLC (Mid-level cache) eviction.

*Implication:* Due to this erratum, the address of the poisoned data produced by the ECC UCR error in the MLC may not be available to software.
**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR46. Intel® VT-d DMA Remapping Hardware May Hang if it Encounters Page Request Queue Overflow Condition**

**Problem:** Intel® VT-d DMA remapping hardware may stop processing new descriptors from the Invalidation Queue and/or stop responding to register reads when it encounters a Page Request Queue overflow condition as indicated by PRS_REG.PRO=1

**Implication:** Due to this erratum, the system may hang and may not signal a Page Request Queue overflow fault.

**Workaround:** None identified. Software should size Page Request Queue to avoid overflow condition (PRS_REG.PRO=1). To determine the size of suitable Page Request Queue, software should sum up the value of the Outstanding Page Request Capacity register (Bus: 8-11; Device: 1; Function: 0; Offset: 248h) across all devices where Page Requests are enabled and increment by one. If the result is not a power of 2, then software should round to the nearest higher power of 2. System software that sends Page Response to the device before updating the Page Request Queue Head Register (PQH_REG) will require another doubling of the Page Request Queue Size to avoid overflow condition.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR47. Receiver Common Mode Input Impedance May be Below Specification When Interface is Powered Down**

**Problem:** The processor may fail to meet receiver Common Mode Input Impedance as per PCIe* Specification chapter 8.4.3 when the PCIe* interface is powered down.

**Implication:** Due to this erratum, link partners may incorrectly detect the processor and initiate link training during platform reset. Intel has not observed any functional issues from this erratum when used with PCIe* compliant link partners.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR48. Remapping Hardware Will Not Report The PASID Value For RTA.2 Faults in Modes Other Than Scalable Mode**

**Problem:** When Remapping Hardware encounters RTA.2 fault condition in modes other than Scalable Mode (RTADDR.TTM==01), the Fault Recording Register (FRCDH_REG_0_0_0_VTDBAR, offset 408h) will incorrectly report a value of 0 in the PASID Present (PP) field (bit 31) and in the PASID Value (PV) field (bits 59:40).

**Implication:** Due to this erratum, software can not rely on PASID value for RTA.2 faults in modes other than Scalable Mode. Intel has not observed this sighting/erratum to impact the operation of any commercially available software.

**Workaround:** None identified.
**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR49. Remapping Hardware Does Not Perform a Reserved(0) Check in Interrupt Remap Table Entry**

**Problem**: Remapping hardware does not perform Reserved(0) check on b[127:HAW +64] of the Interrupt Remap Table Entry for a Posted Interrupt.

**Implication**: Due to this erratum, system software violating Intel® VT-d architecture requirement by programming non-zero reserved values in b[127:HAW+64] of Interrupt Remap Table entry for Posted Interrupt may not fault on current processors but may fault on future processors. Intel has not observed this sighting/erratum with any commercially available system.

**Workaround**: None identified.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR50. Processor PCIe* Root Port Link Spurious Data Parity Error May be Reported**

**Problem**: When the processor's PCIe* root port's link width is down-configured and then subsequently up-configured, the root port may log and report a spurious Local Data Parity Error on the lanes that were disabled and then re-enabled.

**Implication**: Due to this erratum, the Local data parity error may be observed on PCIe* root port down-configured links in the 16.0 GT/s data parity status registers (Bus 5-0; Device 2; Function 0; Offset 10h/14h/18h). Intel has not observed any functional implications due to this erratum.

**Workaround**: None identified.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR51. Mismatch Between UboxErrMisc and MCI_STATUS Registers Error Logs**

**Problem**: The logging in UboxErr Misc Registers (UboxErrMisc_CFG(Bus: 30; Device: 0; Function: 0; Offset ECh), UboxErrMisc2_CFG(Bus: 30; Device: 0; Function: 0; Offset E8h) and UboxErrMisc3_CFG (Bus: 30; Device: 0; Function: 0; Offset F4h)) and IA32_MC6_STATUS (Offset 419h) may be related to different events when a poisoned MMIO transaction and a poisoned Interrupt transaction occur concurrently due to differences in priority logic for logging into the MCI_STATUS register and logging into the UboxErrMisc registers.

**Implication**: Due to this erratum, the UboxErrMisc registers may show information for a different transaction than the one logged in MCI_STATUS.

**Workaround**: None identified.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR52. CHA UCNA Errors May be Incorrectly Controlled by MCI_CTL Enable Bits**

**Problem:** UCNA (Uncorrectable No Action) errors reported in Cache Home Agent (CHA) Machine Check Banks (Banks 9, 10, and 11) MCI_STATUS MSR’s (425h, 429h, or 42Dh) may be incorrectly controlled by the associated MCI_CTL MSR’s (424h, 428h, or 42Ch).

**Implication:** Due to this erratum, when MCI_CTL = 0, the UCNA error will be logged but not signaled. When MCI_CTL = FFFFFFFFh, the UCNA error will be logged and signaled, but will incorrectly set MCI_STATUS.EN. (bit 60). Intel has not observed this erratum to affect any commercially available software.

**Workaround:** None identified.

**Status:** For the stepping(s) affected, refer to the Summary Tables of Changes on page 12.

**SPR53. Reading The PPERF MSR May Not Return Correct Values**

**Problem:** Under complex microarchitectural conditions, a RDMSR instruction to Productive Performance (MSR_PPERF) MSR (Offset 64eh) may not return correct values in the upper 32 bits (EDX register) if Core C6 is enabled.

**Implication:** Due to this erratum, Software may experience a non-monotonic value when reading the MSR_PPERF multiple times.

**Workaround:** None identified. Software should not rely on the upper bits of the MSR_PPERF when core C6 is enabled.

**Status:** For the stepping(s) affected, refer to the Summary Tables of Changes on page 12.

**SPR54. No #GP Will be Signaled When Setting MSR_MISC_PWR_MGMT.ENABLE_SDC if MSR_MISC_PWR_MGMT.LOCK is Set**

**Problem:** If the MSR_MISC_PWR_MGMT.LOCK (MSR 1AAh, bit 13) is set, a General Protection Exception (#GP) will not be signaled when MSR_MISC_PWR_MGMT.ENABLE_SDC (MSR 1AAh, bit 10) is cleared while IA32_XSS.HDC (MSR DA0h, bit 13) is set and if IA32_PKG_HDC_CTL.HDC_PKG_Enable (MSR DB0h, bit 0) was set at least once before.

**Implication:** Due to this erratum, a #GP will not be signaled even though MSR_MISC_PWR_MGMT.ENABLE_SDC is cleared while the associated LOCK bit is set.

**Workaround:** None identified. Software should not attempt to clear MSR_MISC_PWR_MGMT.ENABLE_SDC if the above #GP conditions are met.

**Status:** For the stepping(s) affected, refer to the Summary Tables of Changes on page 12.
SPR55. System May Experience an Internal Timeout Error When an Internal Parity Error Occurs While Working With Intel® AMX

**Problem:** Under complex microarchitectural conditions, while running Intel® Advanced Matrix Extensions (Intel® AMX), an Internal Parity Error (IA32_MC0_Status (MSR 401n, bits [15:0]) set to 5h) may cause an Internal Timeout Error (IA32_Mi_Status [15:0] set to 400h) in parallel to the reporting of the parity error reporting.

**Implication:** Due to this erratum, an unexpected Internal Timeout Error may occur.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR56. Last Branch Records May Not Survive Warm Reset

**Problem:** Last Branch Records (LBRs) are expected to survive warm reset according to Intel® architectures (SDM Vol3 Table 9-2). LBRs may be incorrectly cleared following warm reset if a valid machine check error was logged in one of the IA32_Mi_STATUS MSRs (401h, 405h, 409h, 40Dh).

**Implication:** Due to this erratum, reading LBRs following warm reset may show zero value even though LBRs were enabled (IA32_LBR_CTL.LBREn[0]=1) before the warm reset.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR57. Single Step on Branches Might be Missed When VMM Enables Notification On VM Exit

**Problem:** Under complex microarchitectural conditions, "single step on branches" (configured when IA32_DEBUGCTLMSR (Offset 1D9h, bit [1]) and TF flag in EFLAGS register are set) while in guest might be missed when VMM enables "notification on VM Exit" (IA32_VMX_PROCBASED_CTLS2 MSR, Offset 48Bh, bit [31]) while the dirty access bit is not set for the code page (bit [6] in paging-structure entry).

**Implication:** Due to this erratum, when "single step on branches" is enabled under the above condition, some single step branches will be missed. Intel has only observed this erratum in a synthetic test environment.

**Workaround:** None identified. When enabling single step on branches for debugging, software should first set the dirty bit of the code page.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR58. Incorrect #CP Error Code on UIRET

**Problem:** If a #CP exception is triggered during a UIRET instruction execution, the error code on the stack will report NEAR-RET instruction (code 1) instead of FAR-RET instruction (code 2).
Implication: Due to this erratum, an incorrect #CP error code is logged when #CP is triggered during UIRET instruction.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR59. #GP May be Serviced Before an Instruction Breakpoint

Problem: An instruction breakpoint should have the highest priority and needs to be serviced before any other exception. In case an instruction breakpoint is marked on an illegal instruction longer than 15 bytes that starts in bytes 0-16 of a 32B-aligned chunk, and that instruction does not complete within the same 32B-aligned chunk, a General Protection Exception (#GP) on the same instruction will be serviced before the breakpoint exception.

Implication: Due to this erratum, an illegal instruction #GP exception may be serviced before an instruction breakpoint.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR60. Unexpected #PF Exception Might Be Serviced Before a #GP Exception

Problem: Instructions longer than 15 bytes should assert a General Protection Exception (#GP). For instructions longer than 15 bytes, a Page Fault Exception (#PF) from the subsequent page might be issued before the #GP exception in the following cases:

1. The GP instruction starts at byte 1 – 16 of the last 32B-aligned chunk of a page (starting the count at byte 0), and it is not a target of taken jump, and it does not complete within the same 32B-aligned chunk it started in.

2. The GP instruction starts at byte 17 of the last 32B-aligned chunk of a page.

Implication: Due to this erratum, an unexpected #PF exception might be serviced before a #GP exception.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR61. VMX-Preemption Timer May Not Work if Configured With a Value of 1

Problem: Under complex microarchitectural conditions, the VMX-preemption timer may not generate a VM Exit if the VMX-preemption timer value is set to 1.

Implication: Due to this erratum, if the value of the VMX-preemption timer is set to 1, a VM exit may not occur.

Workaround: None identified. Software should avoid programming the VMX-preemption timer with a value of 1.
**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR62. User Interrupt Might be Delayed**

**Problem:** Under complex microarchitectural conditions, if MOV SS blocking (bit 1 in the guest Interruptibility state) is enabled, when a guest resumes into CPL3 with a user interrupt pending, the awaiting interrupt might be served after the second instruction and not after the first one as expected.

**Implication:** Due to this erratum, an user interrupt might be delayed. Intel has not observed this erratum with any commercially available software.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR63. VM Exit Qualification May Not be Correctly Set on APIC Access While Serving a User Interrupt**

**Problem:** A VM Exit that occurs while the processor is serving a user interrupt in non-root mode should set the “asynchronous to instruction execution” bit in the Exit Qualification field in the Virtual Machine Control Structure (bit 16). However, if a VM Exit occurs during processing a user interrupt due to an APIC access, the bit will not be set.

**Implication:** Due to this erratum, the “asynchronous to instruction execution” bit will not be set if an APIC Access VM Exit occurs while the processor is serving a user interrupt. Intel has not observed this erratum with any commercially available software.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR64. Software Tuning That Relies on PCLS Values May Experience Inaccurate Event Counts**

**Problem:** While monitoring system performance, the processor will incorrectly translate a Prior Cache Line State field value of 0 (no performance detail) in an Intel® UPI data response packet to an one-hop near miss performance event when utilizing an External Node Controller (XNC).

**Implication:** Due to this erratum, software tuning that relies on correct PCLS values may experience inaccurate Intel® UPI one-hop near miss event counts.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR65. Multiple SGX_Doorbell_Errors on Ubox Response Mismatch**

**Problem:** In the event of a mismatch between Intel® UPI LT_Doorbell Response completion and SGX_Secure_En configuration bit in Ubox, SGX_Doorbell_Errors may overflow the NCEVENTS_CR_UBOX_MCI_STATUS (MCA Bank 6, MSR 419h) register and signal a redundant Machine Check Exception (MCE) with MSCOD 801Ch and MCACOD of 0407h to the cores and PUNIT.

**Implication:** Due to this erratum, a redundant MCE may be signaled.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR66. ECS Readout Fails on Mixed Mode Systems**

**Problem:** In platform configurations utilizing both DDR5 and DDRT2 memory technologies on the same channel, accesses to Error Check and Scrub (ECS) data may cause the system to hang.

**Implication:** Due to this erratum, the system may hang

**Workaround:** It may be possible for BIOS to workaround this erratum.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR67. Intel® DSA / Intel® IAA Completion Record is Not Written For Non-Completion Record Invalid Traffic Classes**

**Problem:** For Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA), when any Traffic Class (TC) selected by a descriptor is invalid, the completion record is not written and the error is reported in SWERROR.

**Implication:** Due to this erratum, software that expects a completion record may not function as expected.

**Workaround:** None Identified. Software should check the status of the SWERROR register if it does not receive a completion record as expected.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR68. Intel® IAA Expand Operation With PRLE Format Input May Return an Error**

**Problem:** Intel® In-Memory Analytics Accelerator (Intel® IAA) Expand operation may parse beyond the required elements of Source 1 and return a Parquet Run Length Encoding (PRLE) Format Error (14h) unexpectedly.

**Implication:** Due to this erratum, software may receive a spurious error.

**Workaround:** None Identified. Software should not send non-PRLE encoded stream data in Source 1.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
SPR69. Intel® IAA Compression with Compress Bit Order Set May Produce an Odd Number of Bytes

**Problem:** When a compress job specifies "Compress Bit Order" flag and not "Stats Mode", the Intel® In-Memory Analytics Accelerator (Intel® IAA) may incorrectly produce an odd number of bytes.

**Implication:** Due to this erratum, when this occurs, the end of the generated bit-stream is lost.

**Workaround:** None Identified. Use the Intel® Query Processing Library (Intel® QPL) to handle this case.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR70. Intel® IAA Source 2 Not Written Properly When Source 2 Size is 32 Bytes

**Problem:** For Intel® In-Memory Analytics Accelerator (Intel® IAA) operations, If the Source 2 size is specified as 32 bytes and if Source 2 is being written, then no Source 2 data will be written.

**Implication:** Due to this erratum, software that writes 32 bytes of Source 2 data may not function as expected.

**Workaround:** None Identified. When Source 2 is being written, software should specify Source 2 size to be at least 64 bytes.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR71. Intel® IAA May Not Report Invalid Filter Flags Status Code When Source 2 Bit Order Field is Set

**Problem:** Intel® In-Memory Analytics Accelerator (Intel® IAA) may not report an error when Source 2 Bit Order field of Filter Flag is erroneously set.

**Implication:** Due to this erratum, software may not receive an error when expected. Intel has not observed any functional implication as a result of this erratum.

**Workaround:** None Identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR72. Intel® IAA Does Not Allow Source 1 Size to be 0 For Expand Operation

**Problem:** Intel® In-Memory Analytics Accelerator (Intel® IAA) Expand operation will incorrectly return an error code when Source 1 size is 0.

**Implication:** Due to this erratum, software that uses the Expand operation with Source 1 size of 0 may not behave as expected.

**Workaround:** None Identified. For the Expand operation, software can workaround this issue by supplying Intel® IAA with a dummy Source 1 input that contains at least one byte.
**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR73. Intel® DSA / Intel® IAA And WQ Configuration Registers May be Incorrectly Updated**

**Problem**: Software may incorrectly update Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA) and Work Queue (WQ) configuration registers when the device state has changed from "Enabled" to "Disable-in-Progress."

**Implication**: Due to this erratum, unpredictable DSA/IAA device behavior may occur.

**Workaround**: None Identified. Software should not change Intel® DSA / Intel® IAA device WQ configuration registers until CMDSTATUS Register (offset A8h) bit 31=0.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR74. Invalid Flags Field of The Completion Record May Not be Set Correctly For Intel® IAA Compression Operation**

**Problem**: In the Intel® In-Memory Analytics Accelerator (Intel® IAA) Compress descriptor, if the compression flag Stats Mode = 0 and Read Source 2 flag = 0, then the Intel® IAA Compress operation will return an Invalid Operation Status Code 11h but not set the Invalid Flags field.

**Implication**: Due to this erratum, software can not tell which flags are invalid based on Invalid Flags field.

**Workaround**: None Identified. User may examine the descriptor and the documentation to determine which flags are invalid.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR75. With Intel® SGX Disabled, Software That Relies on ENCLVexiting May Not Function as Expected**

**Problem**: On processors with Intel® SGX disabled, the enable ENCLVexiting bit 60 of IA32_VMX_PROCBASED_CTLS2 MSR (index 48BH) is incorrectly set as being enabled.

**Implication**: Due to this erratum, software that relies on the ENCLVexiting bit may not function as expected.

**Workaround**: None identified. Software should not rely on the ENCLVexiting bit when Intel® SGX is disabled.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.
SPR76. Headers Logged in AERHDRLOG for an AER Error for Intel® DSA / Intel® IAA may be Incorrect

**Problem:** The header log (AERHDRLOG(1-4), [Bus: system design dependent, Device: 1, Function: 0, Offset: 11Ch, 120h, 124h, 128h respectively]) for Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA), will be overwritten as all 1's when a simultaneous and independent Correctable Error occurs.

**Implication:** Due to this erratum, software relying upon AERHDRLOG (1-4) for an Advanced Error Reporting error may not function as expected.

**Workaround:** None Identified. Software should ignore AERHDRLOG (1-4) when its value is all 1’s.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR77. Intel® DSA / Intel® IAA May Fail to Send an ERR_FATAL Message if a Non-Fatal Error Occurs in The Same Cycle

**Problem:** When fatal and non-fatal uncorrectable errors occur in the same cycle, an ERR_FATAL message is not sent and only an ERR_NONFATAL message is sent from the Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA).

**Implication:** Due to this erratum, software may not function as expected due to a fatal error not being reported.

**Workaround:** None Identified. Software should check for fatal errors during the handling of non-fatal errors.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR78. Intel® DSA / Intel® IAA May Fail to Log an Unexpected Completion Error For an Invalid ATS Response

**Problem:** Under complex microarchitecture conditions when there are multiple simultaneous errors, Intel® Data Streaming Accelerator (Intel® DSA)/ Intel® In-Memory Analytics Accelerator (Intel® IAA) may fail to log an Unexpected Completion error for an Address Translation Services (ATS) response with an incorrect PASID Privilege Mode Requested value.

**Implication:** Due to this erratum, when there are multiple simultaneous errors, software may be unaware of an ATS Unexpected Completion error.

**Workaround:** None Identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR79. Intel® IAA Compression Output Buffer Overflow Error May be Incorrectly Reported

**Problem:** For Intel® In-Memory Analytics Accelerator (Intel® IAA), when checking for compression output overflow, the upper bits (31: 29) of the Maximum Destination Size descriptor field (Offset 48 - 51) will be discarded.
Implication: Due to this erratum, an output buffer overflow error may be incorrectly reported for buffer sizes greater than or equal to 2000_0000h.

Workaround: None Identified. Software should avoid Maximum Destination Size greater than or equal to 2000_0000h.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR80. Intel® QuickAssist Technology Accelerator May Violate ATS Invalidation Completion Ordering**

Problem: Address Translation Service (ATS) invalidations may complete before all in-flight writes are drained from Intel® QuickAssist Technology (IIntel® QAT) accelerator.

Implication: Due to this erratum, Intel® QAT accelerator operation with ATS capability enabled may lead to unexpected system behavior.

Workaround: System software (OS/VMM) performing ATS invalidation on Intel® QAT accelerator needs to serially execute a second (duplicate) ATS invalidation request after the first invalidation completes to drain in-flight writes.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR81. Intel® QuickAssist Technology Accelerator Device May Not Invalidate PASID Supervisor-Privilege Translations**

Problem: Address Translation Service (ATS) invalidations for Process Address Space ID (PASID) with Supervisor-privilege translations may not correctly invalidate the device TLB on Intel® QuickAssist accelerator (Intel® QAT).

Implication: Due to this erratum, Intel® QAT accelerator operation with ATS capability enabled and Supervisor-privilege PASID may lead to unexpected system behavior.

Workaround: System software (OS/VMM) performing ATS invalidation on Intel® QAT accelerator on behalf of any supervisor-privilege PASID must set the Global Invalidate (G) bit in the ATS invalidation to avoid the erratum.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR82. The Time-Stamp Counter May Report an Incorrect Value**

Problem: Under complex microarchitectural conditions, the Time-Stamp Counter (TSC) may incorrectly report the time stamp to be less than the expected time stamp after exiting C6 power saving state.

Implication: Due to this erratum, systems that rely upon a monotonically increasing value reported by the TSC may exhibit unpredictable system behavior.

Workaround: It may be possible for BIOS to contain a workaround for this erratum.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR83. Intel® UPI Machine Check Bank May Not Report The Most Recently Logged Error**

**Problem:** If multiple Intel® UPI ports log corrected errors and KTI_MCA_CFG
LATCH_FIRST_CE is not set for one or more UPI links (Bus: 30; Device: 1-4; Function:
1; Offset 498h; bit: 0=0), the UPI Machine Check Bank (Bank 5; MSRs: 415h - 417h)
may not report the most recently logged error.

**Implication:** Due to this erratum, software can not rely on the most recent error
being logged in the Intel® UPI Machine Check Bank.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR84. PECI Wire Host may Continuously Receive a Completion Code of 0x80**

**Problem:** Regardless of targeted PECI endpoint, if a PECI wire host issues a PECI
transaction within one second of a previous PECI transaction that received a
completion code of 0x80 (command response timeout), it may continuously receive a
command response timeout.

**Implication:** Due to this erratum, a PECI endpoint may be perceived as unresponsive.

**Workaround:** None identified. A PECI wire host must wait for at least 1 second if a
previous request had timed out before sending command to a different endpoint.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR85. DDR5 9x4 DIMMs ECS Data May be Reported Incorrectly**

**Problem:** For DDR5 9x4 DIMMs, after the memory controller issues a Movable Read
Reference (MRR) to device 8, the Error Correctable String (ECS) data will be reported
incorrectly in mr_read_result (MEM_BAR [0-3], Offsets 22C80h-22C90h or
2AC80h-2AC90h).

**Implication:** Due to this erratum, the software cannot rely on ECS data for Device 8
with DDR5 9x4 DIMMs. DDR5 10x4 or 5x8 DIMMs are not affected by this erratum.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR86. RETRY_RD_ERR_LOG_MISC.DDR5_9x4_half_device Bit Maybe Incorrect**

**Problem:** On systems using 9x4 DDR5 DIMMs, when Permanent Fault Detection
(PFD) is disabled, the RETRY_RD_ERR_LOG_MISC.DDR5_9x4_half_device bit
(138_MEM_RRD + Offsets 22C54h, 22D80h, 2AC54h, 2AD80h, 22E60h, Bit 7) will
always report 0 when an error is detected in device 8.

**Implication:** Due to this erratum, when an error is detected on device 8, the system
software is not able to rely on the value of the RETRY_RD_ERR_LOG_MISC.DDR5_9x4_half_device bit.

---

4th Gen Intel® Xeon® Processor Scalable Family
Specification Update
42

Doc. No.: 772415, Rev.: 006US

October 2023
Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR87. PIROM Reports The Wrong 2 DPC Speed For Processors With Less Than 4800 MT/s 1 DPC Speed**

**Problem:** PIROM incorrectly reports the 2 DIMM Per Channel (DPC) speed as 400 MT/s less than the top speed on processors with a 1DPC speed of less than 4800 MT/s.

**Implication:** Due to this erratum, when an error is detected on device 8, the system software is not able to rely on the value of the RETRY_RD_ERR_LOG_MISC.DDRS_9x4_half_device bit.

**Workaround:** None identified. Software should assume that the 2 DPC speed for any processors with 1 DPC speed less than 4800 MT/s is equal to the 1 DPC speed.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR88. An MDF Parity Error May Incorrect Set The Overflow Bit**

**Problem:** The Overflow bit (bit 62) of IA32_MC[7-8]_STATUS MSRs (41Dh, 421h) may be incorrectly set when a Modular Die Fabric (MDF) parity error occurs (MCACOD = 0405h).

**Implication:** Due to this erratum, software that relies upon the Machine Check Overflow bit may not operate as expected.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR89. Incorrect FROM_IP Value For an RTM Abort in BTM or BTS May be Observed**

**Problem:** During RTM (Restricted Transactional Memory) operation when branch tracing is enabled using BTM (Branch Trace Message) or BTS (Branch Trace Store), the incorrect EIP value (From_IP pointer) may be observed for an RTM abort.

**Implication:** Due to this erratum, the From_IP pointer may be the same as that of the immediately preceding taken branch.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR90. CPUID Reports Incorrect Number of Ways For The Load DTLB**

**Problem:** CPUID leaf 18H sub-leaf 04H EBX [31:16] reports 4 ways instead of 6 ways for the Load DTLB.

**Implication:** Due to this erratum, software that relies upon the number of ways in the load DTLB may operate sub optimally.
**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR91. Intel® PT Trace May Contain Incorrect Data When Configured With Single Range Output Larger Than 4KB**

**Problem:** Under complex micro-architectural conditions, when using Intel® Processor Trace (Intel® PT) with single range output larger than 4KB, disabling Intel® PT and then enabling Intel® PT using the TraceEn bit in IA32_RTIT_CTL MSR (MSR 570h, bit 0) may cause incorrect output values to be recorded.

**Implication:** Due to this erratum, a Intel® PT trace may contain incorrect values.

**Workaround:** None identified. Software should avoid using Intel® PT with single range output larger than 4KB.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR92. On Instructions Longer Than 15 Bytes, #GP Exception is Prioritized And Delivered Over #CP Exception**

**Problem:** A #GP (global protection exception) that results from an instruction being longer than 15 bytes is prioritized and served before a #CP (Controlflow Protection exception) that was created due to a missing ENDBRgx instruction at the target of an indirect branch.

**Implication:** Due to this erratum, during an indirect jump with ENDBRANCH tracking, if the processor lands on an illegal instruction with length longer than 15 bytes or that decodes to a CS limit, the processor will prioritize and deliver a #GP exception over the #CP exception.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR93. Mismatch on DR6 Value When Breakpoint Match is on Bitmap Address**

**Problem:** Under complex microarchitectural conditions, on systems with Control-flow Enforcement Technology (CET) enabled, hitting a predefined data breakpoint may not be reported in B0-B3 (bits 3:0) in the DR6 register if that breakpoint was set on the legacy code page bitmap.

**Implication:** Due to this erratum, software may not know which breakpoint triggered when setting breakpoints on the legacy code page bitmap.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR94. RTM Abort Status May be Incorrect For INT1/INT3 Instructions**

**Problem:** When Intel® Transactional Synchronization Extensions (Intel® TSX) is enabled, and there is an Restricted Transactional Memory (RTM) abort due to an INT1 or INT3 instruction, bit 5 of the RTM abort status (nested transaction execution) will not be set even if the RTM was nested.

**Implication:** Due to this erratum, software that manages RTM aborts cannot determine whether an abort is nested.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR95. WRMSR to Reserved Bits of IA32_L3_QOS_Mask_15 Will Not signal a #GP**

**Problem:** A General Protection Exception (#GP) will not be signaled when writing non-zero values to the upper 32 bits of IA32_L3_QOS_Mask_15 MSR (Offset C9FH) even though they are defined as reserved bits.

**Implication:** Due to this erratum, a #GP will not be signaled when the upper bits of IA32_L3_QOS_Mask_15 are written with a non-zero value.

**Workaround:** None identified.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR96. x87 FDP Value May be Saved Incorrectly**

**Problem:** Execution of the FSAVE, FNSAVE, FSTENV, or FNSTENV instructions in real-address mode or virtual-8086 mode may save an incorrect value for the x87 FDP (FPU data pointer). This erratum does not apply if the last non-control x87 instruction had an unmasked exception.

**Implication:** Software operating in real-address mode or virtual-8086 mode that depends on the FDP value for non-control x87 instructions without unmasked exceptions may not operate properly. Intel has not observed this erratum in any commercially available software.

**Workaround:** None identified. Software should use the FDP value saved by the listed instructions only when the most recent non-control x87 instruction incurred an unmasked exception.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR97. Debug Exceptions May Be Lost or Misreported When MOV SS or POP SS Instruction is Not Followed By a Write to SP**

**Problem:** If a MOV SS or POP SS instruction generated a debug exception, and is not followed by an explicit write to the stack pointer (SP), the processor may fail to deliver the debug exception or, if it does, the DR6 register contents may not correctly reflect the causes of the debug exception.
Implication: Due to this erratum, debugging software may fail to operate properly if a debug exception is lost or does not report complete information. Intel has not observed this erratum with any commercially available software.

Workaround: None identified. Software should explicitly write to the stack pointer immediately after executing MOV SS or POP SS.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR98. Exit Qualification For EPT Violations on Instruction Fetched May Incorrectly Indicate That The Guest-physical Address Was Writeable

Problem: On EPT violations, bit 4 of the Exit Qualification indicates whether the guest-physical address was writeable. When EPT is configured as supervisory shadow-stack (both bit 60 in EPT paging-structure leaf entry and bit 0 in EPT paging-structure entries are set), non-executable (bit 2 in EPT paging-structure entries is cleared), and non-writeable (bit 1 in EPT paging-structure entries is cleared) a VMExit due to a guest instruction fetch to a supervisory page will incorrectly set bit 4 of the Exit Qualification. Bits 3, 5, and 6 of the Exit Qualification are not impacted by this erratum.

Implication: Due to this erratum, bit 4 of the Exit Qualification may be incorrectly set. Intel has not observed this erratum on any commercially available software.

Workaround: None identified. EPT handlers processing an EPT violation due to an instruction fetch access on a present page should ignore the value of bit 4 of the Exit Qualification.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR99. Processor May Generate Spurious Page Faults On Shadow Stack Pages

Problem: When operating in a virtualized environment, if shadow stack pages are mapped over an APIC page, the processor will generate spurious page faults on that shadow stack page whenever its linear to physical address translation is cached in the Translation Look-aside Buffer.

Implication: When this erratum occurs, the processor will generate a spurious page fault. Intel is not aware of any software that maps shadow stack pages over an APIC page.

Workaround: None identified. Software should avoid mapping shadow stack pages over the APIC page.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR100. Processor May Hang if Warm Reset Triggers During BIOS Initialization

Problem: Under complex micro-architectural conditions, when the processor receives a warm reset during BIOS initialization, the processor may hang with a machine check error reported in IA32_MCi_STATUS, with MCACOD (bits [15:0]) value of 0400H, and MSCOD (bits [31:16]) value of 0080H.
Implication: Due to this erratum, the processor may hang. Intel has only observed this erratum in a synthetic test environment.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR101. IA32_MC1_STATUS MSR May Not Log Errors When IA32_MC1_CTL MSR is Set to Not Signal Errors**

Problem: Under complex micro-architectural conditions, IA32_MC1_STATUS MSR (405H) may not log a poison error when the enable bit (bit 0) in the IA32_MC1_CTL MSR (281H) is cleared.

Implication: Due to this erratum, poison errors might not be logged in the MC1 bank. Intel has not observed this erratum in any commercially available software.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR102. System May Hang When Bus-Lock Detection Is Enabled And EPT Resides in Uncacheable Memory**

Problem: On processors that support bus-lock detection (CPUID.(EAX=7, ECX=0).ECX[24]) and have it enabled (bit 2 in the IA32_DEBUGCTL MSR (1D9h)), and employ an Extended Page Table (EPT) that is mapped to an uncacheable area (UC), and the EPT_AD is enabled (bit 6 of the EPT Pointer is set), if the VMM performs an EPT modification on a predefined valid page while a virtual machine is running, the processor may hang.

Implication: Due to this erratum, the system may hang when bus-lock detection is enabled. Intel has not observed this erratum in any commercially available software.

Workaround: None identified. VMM should not map EPT tables to Uncacheable memory while using EPT_AD.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR103. OFFCORE_REQUESTS_OUTSTANDING Performance Monitoring Events May be Inaccurate**

Problem: The OFFCORE_REQUESTS_OUTSTANDING.*DATA_RD performance monitoring events (Event 20h; UMask 08h) counts the number of off-core outstanding data read transactions each cycle. Due to this erratum, an inaccurate count may be observed when Intel® Hyper-Threading Technology (Intel® HT Technology) is enabled and hardware prefetchers are enabled.

Implication: Due to this erratum, OFFCORE_REQUESTS_OUTSTANDING Performance Monitoring Events may be Inaccurate.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR104. Incorrect MCACOD For L2 Prefetch MCE**

**Problem**: Under complex micro-architectural conditions, an L2 prefetch MCE that should be reported with MCACOD 165h in IA32_MC3_STATUS MSR (MSR 40dh, bits [15:0]) may be reported with an MCACOD of 101h.

**Implication**: Due to this erratum, the reported MCACOD for this MCE may be incorrect.

**Workaround**: None identified.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR105. Call Instruction Wrapping Around The 32-bit Address Boundary May Return to Incorrect Address**

**Problem**: In 32-bit mode, a call instruction wrapping around the 32-bit address should save a return address near the bottom of the address space (low address) around address zero. Under complex micro-architectural conditions, a return instruction following such a call may return to the next sequential address instead (high address).

**Implication**: Due to this erratum, in 32-bit mode, a return following a call instruction that wraps around the 32-bit address boundary may return to the next sequential IP without wrapping around the address, possibly resulting in a #PF. Intel has not observed this behavior on any commercially available software.

**Workaround**: None identified. Software should not place call instructions in addresses that wrap around the 32-bit address space in 32-bit mode.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR106. ADDDC Reverse Sparing May Lead to Incorrect Data**

**Problem**: When reverse sparing an ADDDC (Adaptive Double Device Data Correction) region to an SDDC (Single Device Data Correction) region of memory, incorrect data values may be copied to the SDDC region.

**Implication**: Due to this erratum, the system may experience unpredictable system behavior.

**Workaround**: It may be possible for BIOS to contain a workaround for this Erratum.

**Status**: For the steppings affected, refer to the Summary Tables of Changes on page 12.

---

**SPR107. SGX ENCLU[EACCEPT] Will Not Cause #GP When TCS.PREVSP is Non-zero**

**Problem**: For processors that support CET (CPUID.(EAX=07H, ECX=0H):ECX[CET_S]) and SGX ENCLU[EACCEPT] does not signal a #GP exception when PREVSP field in a Thread Control Structure (TCS) is non-zero.

**Implication**: Due to this erratum, ENCLU[EACCEPT] will not cause #GP when TCS.PREVSP is non-zero. Intel has not observed any functional implications due to this erratum.
Workaround: None identified. A fix for this Erratum is available in a microcode patch. Please see Microcode Update Table.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR108. Setting PREFETCH_CTL.DISABLE_THREE_STRIKE_CNT Does Not Prevent The Three-strike Counter From Incrementing

Problem: Setting PREFETCH_CTL.DISABLE_THREE_STRIKE_CNT (bit 11 in MSR 1A4h) does not prevent the three-strike counter from incrementing as documented; instead, it only prevents the signaling of the three-strike event once the counter has expired.

Implication: Due to this erratum, software may be able to see the three-strike logged in the MC3_STATUS (MSR 40Dh, MCACOD = 400h [bits 15:0]) even when PREFETCH_CTL.DISABLE_THREE_STRIKE_CNT is set.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR109. Mismatch Between UboxErrMisc and MCI_STATUS Registers Error Logs

Problem: The logging in UboxErr Misc Registers (UboxErrMisc_CFG(Bus: 30; Device: 0; Function: 0; Offset ECh), UboxErrMisc2_CFG(Bus: 30; Device: 0; Function: 0; Offset E8h) and UboxErrMisc3_CFG (Bus: 30; Device: 0; Function: 0; Offset F4h)) and IA32_MC6_STATUS (Offset 419h) may be related to different events when a poisoned MMIO transaction and a poisoned Interrupt transaction occur concurrently due to differences in priority logic for logging into the MCI_STATUS register and logging into the UboxErrMisc registers.

Implication: Due to this erratum, the UboxErrMisc registers may show information for a different transaction than the one logged in MCI_STATUS.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR110. Intel® SST-TF May Fail to Report an Error if Turbo is Disabled

Problem: If Turbo is disabled in the processor via the TURBO_MODE_DISABLE field in IA32_MISC_ENABLES (MSR 1A0h, bit 38), attempting to enable Intel® Speed Select Technology - Turbo Frequency (Intel® SST-TF) via the OS mailbox message, the mailbox will incorrectly report that turbo is enabled.

Implication: Due to this erratum, software may incorrectly report that Turbo is enabled when it is disabled.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR111. Unexpected Rollover in MBM Counters**

**Problem:** When using Intel® Resource Director Technology (Intel® RDT), unexpected rollover can occur when Memory Bandwidth Monitoring (MBM) counter values are close to the maximum allowed counter value. A rollover is when a MBM counter value read in the n+1th iteration is lower than nth iteration.

**Implication:** Due to this erratum, bandwidth computed from successive MBM readings representing a rollover may not be accurate.

**Workaround:** None identified. Software should discard the memory bandwidth computed over a rollover interval.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR112. In 96bit ECC Mode, a Correctable Error May be Incorrectly Logged in RETRY_RD_ERR_LOG With UC Bit Set**

**Problem:** In 96bit ECC mode and when DUE2CE is enabled (LINK_CFG_READ_1.READ_DATA bit (1310_MEM_WP + Offsets 2B458h, 23458h, Bit 26=1)), when a Correctable Error is detected during Adaptive Double Device Data Correction (ADDDC) forward sparing RETRY_RD_ERR_LOG.UC bit (138_MEM_RRD + Offsets 22C60h, 22E54h, Bit 1) may be incorrectly set.

**Implication:** Due to this erratum, a Correctable Error may incorrectly set the Uncorrected Error (UC) bit in RETRY_RD_ERR_LOG.

**Workaround:** It may be possible for BIOS code changes to work around this erratum.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR113. System Crash Observed on Host When TD Private Pages Are Not Zeroed Out if Reused For Non-TD SW**

**Problem:** Partial write access to trusted Intel® TDX pages by untrusted software may generate Machine Check Exception with a Data Load or Instruction Fetch SRAR Error.

**Implication:** Due to this erratum, the system may report SRAR Machine Check Exceptions. This erratum may occur following a Fast Warm Reset event.

**Workaround:** It may be possible to mitigate this erratum with a combination of system software and a BIOS code change.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR114. IA32_MC2_ADDR And IA32_MC2_MISC MSRs Will be Cleared on Warm Reset**

**Problem:** A non-zero value written to IA32_MC2_ADDR (40Ah) and IA32_MC2_MISC(40Bh) MSRs will be incorrectly cleared following a warm reset.

**Implication:** Due to this erratum, software that relies on the IA32_MC2_ADDR and IA32_MC2_MISC MSR values may not function correctly after a warm reset. Intel has not observed this erratum with any commercially available software.
Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR115. Multiple Write CRC Errors May Lead to System Hang**

Problem: If multiple DRAM Write CRC errors occur, the system may hang with a Mesh to Memory timeout Machine Check Exception reported in IA32_MC12_STATUS (MSR 431h) with MSCOD = 0009h and MCACOD=0400h or a TOR timeout Machine Check Exception reported in IA32_MC9_STATUS, IA32_MC10_STATUS, or IA32_MC11_STATUS (MSRs 425h, 429h, 42Dh) with MSCOD = 000Ch.

Implication: Due to this erratum, the system may hang due to multiple Write CRC errors. Write CRC is a debug only feature and Intel has not observed this erratum with any commercially available system.

Workaround: None identified.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR116. Intel® DSA / Intel® IAA CTO Errors May Inconsistently Update the Prefix Log and Prefix Log Present Flag**

Problem: For Intel® Data Streaming Accelerator (Intel® DSA) / Intel® In-Memory Analytics Accelerator (Intel® IAA), Completion Timeouts (CTO) will incorrectly set TLP Prefix Log Present (AERCAPCTL.TLPPLP, IAA [Bus: system design dependent, Device: 2, Function: 0, Offset: 118h, Bit 11]; DSA [Bus: system design dependent, Device: 1, Function: 0, Offset: 118h, Bit 11]) bit regardless of whether the offending read had a Process Address Space ID (PASID) TLP prefix. Additionally, the value of the PASID TLP prefix will be stored as all 0's rather than all 1's. The header is correctly stored as all 1's.

Implication: Due to this erratum, software relying upon Advanced Error Reporting (AER) error log AERCAPCTL.TLPPLP for CTO may not function as expected.

Workaround: None identified. Software should treat the AERCAPCTL.TLPPLP as 0 If a CTO error is logged and ignore the associated logged PASID TLP prefix value.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR117. RTIT_CTL.TRACE_EN May be Disabled at BIOS_DONE Even if it Was Previously Enabled**

Problem: Under complex microarchitectural conditions, RTIT_CTL.TRACE_EN (bit 0 in MSR 570h) may be disabled when BIOS_UPDT_TRIG.BIOS_DONE is set (MSR 79h bit 0).

Implication: Due to this erratum, Intel® Processor Trace (Intel® PT) may be disabled at BIOS_DONE.

Workaround: None identified. Software that uses PT should ensure it is enabled after BIOS_DONE.

Status: For the steppings affected, refer to the Summary Tables of Changes on page 12.
**SPR118. WRMSR to a Few Core MSRs Might be Overwritten**

**Problem:** If any thread is in thread C6 while another thread is updating one of the following MSRs, a subsequent transition from single thread operation to multi-thread operation or vice versa might cause that MSR to revert to its previous value. The affected MSRs are: MEMORY_CONTROL (MSR 33h bit 28), QUIESCE_CTL1 (MSR 50h) and QUIESCE_CTL2 (MSR 51h).

**Implication:** Due to this erratum, the values of the above MSRs may be incorrect. Intel has not observed any functional impact due to this erratum.

**Workaround:** None identified. Software must ensure that the other thread is not in TC6 when writing this MSR.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.


**Problem:** When the "virtualize IA32_SPEC_CTRL" VM-execution control is enabled, reading IA32_SPEC_CTRL MSR (48h) will return 0 in EDX instead of a value from the IA32_SPEC_CTRL shadow. Similarly, writes to this register will clear bits [63:32] of the IA32_SPEC_CTRL shadow instead of loading them from EDX.

**Implication:** Due to this erratum, guest software that relies on setting bits [63:32] of IA32_SPEC_CTRL may not function as expected. VMMs that do not enable "virtualize IA32_SPEC_CTRL", or that do not place non-zero values in the upper 32 bits of the IA32_SPEC_CTRL mask or IA32_SPEC_CTRL shadow, are not affected by this erratum. Intel has not observed this erratum with any commercially available software.

**Workaround:** A fix for the erratum is available in a microcode update.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

**SPR120. Performance Monitoring Events used by TMA May be Inaccurate**

**Problem:** The performance monitoring events TOPDOWN.BACKEND_BOUND_SLOTS (Event A4h UMask 02h) and IDQ_BUBBLES (Event 9Ch) used by the Top-down Microarchitecture Analysis (TMA) method may be inaccurate. Classification of time spent in C0.2 state may be inaccurate when the processor enters the improved power/performance optimized state via TPAUSE or UMWAIT instructions. This erratum also impacts the accuracy of MSR_PERF_METRICS fields Frontend Bound, Backend Bound, and Fetch Latency (MSR 329h, Bits [23:16], [31:24] and [55:48]).

**Implication:** Due to this erratum, Performance Monitoring events may report inaccurate counts.

**Workaround:** A workaround is possible using the CPU_CLK_UNHALTED.C02 performance monitoring event. Refer to TMA metrics at github.com/intel/perfmon for details.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
SPR121. Performance Monitoring Event IDQ.MS_UOPS May Undercount

**Problem:** The performance monitoring event IDQ.MS_UOPS (Event 79H; UMask 20H) and derived events such as IDQ.MS_SWITCHES, IDQ.MS_CYCLES_ANY may undercount MS_UOPS that come from the Decode Stream Buffer (DSB).

**Implication:** Due to this erratum, Performance Monitoring counters may report counts lower than expected.

**Workaround:** None identified. Performance monitoring event UOPS_RETIRED.MS may be used instead.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.

SPR122. CHA TOR Timeout May Occur

**Problem:** Under complex microarchitectural conditions, the processor may experience a Caching Home Agent (CHA) Table Of Requests (TOR) timeout machine check exception (IA32_MC9_STATUS, IA32_MC10_STATUS, or IA32_MC11_STATUS (MSRs 425h, 429h, 42Dh) with MSCOD = 000Ch).

**Implication:** Due to this erratum, the system may hang.

**Workaround:** It may be possible for BIOS to workaround this erratum.

**Status:** For the steppings affected, refer to the Summary Tables of Changes on page 12.
6.0 Specification Changes

There are no specification changes in this specification update revision.
7.0 Specification Clarifications

There are no specification changes in this specification update revision.
8.0 Documentation Changes

There are no documentation changes in this specification update revision.